## Parallel Image Processing on the Texas Instruments Multiprocessor System<sup>1)</sup>

## Mirosław GAJER

Akademia Górniczo-Hutnicza, Katedra Automatyki al. Mickiewicza 30, 30-059 Cracow, Poland e-mail: mgajer@ia.agh.edu.pl

Received June 6, 2000

Abstract. In the paper the application of the Texas Instruments multiprocessor chip TMS320C80 for parallel image processing is described. In real-time implementations of image processing algorithms the performance time is a critical parameter, so very often multiprocessor solutions must be used. The TMS320C80 is composed of one master RISC processor and four parallel DSP processors optimised for efficient image processing. Because these processors are quite loosely coupled and they communicate through common memory, it is possible to implement for this system many different types of multiprocessor architecture. This paper presents the results obtained during the implementation of the chosen image processing algorithms for different architectures such as SIMD, MIMD, MISD and pipeline structure. Attention is paid to the problem of matching the image processing algorithm to the proper multiprocessor architecture in order for the computation time to be minimised.

**Key words:** image processing, parallel computing, computer architecture, multiprocessor systems

<sup>&</sup>lt;sup>1)</sup> This work was supported by the KBN grant 8T11 03914 "The Analysis and Design of the Real-Time Systems of the Different Distribution Grade".